Part Number Hot Search : 
FSD200M 74123 RF620T OXCF950 TLP850 1N4562 169136 34L223C
Product Description
Full Text Search
 

To Download IS41LV85125A Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  integrated silicon solution, inc. ? 1-800-379-4774 1 rev. b 04/21/05 is41c85125a IS41LV85125A issi ? copyright ? 2005 integrated silicon solution, inc. all rights reserved. issi reserves the right to make changes to this speci fication and its products at any time without notice. issi assumes no liability arising out of the application or use of any information, products or services desc ribed herein. customers are advised to obtain the latest version of this device specification before relying on any published information and before placing orders fo r products. features ? fast access and cycle time  ttl compatible inputs and outputs  refresh interval: 1024 cycles/16 ms  refresh mode: ras -only, cas -before- ras (cbr), and hidden  jedec standard pinout  single power supply: -- 5v 10% (is41c85125a) -- 3.3v 10% (IS41LV85125A)  lead-free available description the issi is41c85125a and IS41LV85125A are 512,288 x 8- bit high-performance cmos dynamic random access memories. fast page mode allows 1024 random accesses within a single row with access cycle time as short as 12 ns per 8-bit word. these features make the is41c85125a and the IS41LV85125A ideally suited for high band-width graphics, digital signal processing, high-performance computing systems, and peripheral applications. the is41c85125a and IS41LV85125A are available in a 28-pin, 400-mil soj package. 512k x 8 (4-mbit) dynamic ram with fast page mode april 2005 key timing parameters parameter -60 unit max. ras access time (t rac ) 60 ns max. cas access time (t cac ) 15 ns max. column address access time (t aa ) 30 ns min. fast page mode cycle time (t pc ) 40 ns min. read/write cycle time (t rc ) 110 ns pin descriptions a0-a9 address inputs i/o0-i/o7 data inputs/outputs we write enable oe output enable ras row address strobe cas column address strobe v cc power gnd ground nc no connection pin configuration 28-pin soj 1 2 3 4 5 6 7 8 9 10 11 12 13 14 28 27 26 25 24 23 22 21 20 19 18 17 16 15 v cc i/o0 i/o1 i/o2 i/o3 nc we ras a9 a0 a1 a2 a3 v cc gnd i/o7 i/o6 i/o5 i/o4 cas oe nc a8 a7 a6 a5 a4 gnd
2 integrated silicon solution, inc. ? 1-800-379-4774 rev. b 04/21/05 is41c85125a IS41LV85125A issi ? functional block diagram o e we cas cas we oe data i/o bus column decoders sense amplifiers memory array 512,288 x 8 row decoder data i/o buffers cas clock generator we control logics oe control logic i/o0-i/o7 ras ras a0-a9 ras clock generator refresh counter address buffers truth table function ras ras ras ras ras cas cas cas cas cas we we we we we oe oe oe oe oe address t r /t c i/o standby h h x x x high-z read l l h l row/col d out write: word (early write) l l l x row/col d in read-write l l h ll h row/col d out , d in hidden refresh read l h l l h l row/col d out write (1) l h l l l x row/col d out ras -only refresh l h x x row/na high-z cbr refresh h l l x x x high-z notes: 1. early write only.
integrated silicon solution, inc. ? 1-800-379-4774 3 rev. b 04/21/05 is41c85125a IS41LV85125A issi ? functional description the is41c85125a and IS41LV85125A are cmos drams optimized for high-speed bandwidth, low-power applications. during read or write cycles, each bit is uniquely addressed through the 19 address bits. the first ten address bits (a0-a9) are entered as row address and latter nine address bits (a0-a8) are entered as column address. the row address is latched by the row address strobe ( ras ). the column address is latched by the column address strobe ( cas ). ras is used to latch the first ten bits of row address and cas is used to latch the latter nine bits of column address. memory cycle a memory cycle is initiated by bringing ras low and it is terminated by returning both ras and cas high. to ensure proper device operation and data integrity any memory cycle, once initiated, must not be ended or aborted before the minimum t ras time has expired. a new cycle must not be initiated until the minimum precharge time t rp , t cp has elapsed. read cycle a read cycle is initiated by the falling edge of cas or oe , whichever occurs last, while holding we high. the column address must be held for a minimum time specified by t ar . data out becomes valid only when t rac , t aa , t cac and t oea are all satisfied. as a result, the access time is dependent on the timing relationships between these parameters. write cycle a write cycle is initiated by the falling edge of cas and we , whichever occurs last. the input data must be valid at or before the falling edge of cas or we , whichever occurs last. refresh cycle to retain data, 1024 refresh cycles are required in each 16 ms period. there are two ways to refresh the memory: 1. by clocking each of the 1024 row addresses (a0 through a9) with ras at least once every 16 ms. any read, write, read-modify-write or ras -only cycle re- freshes the addressed row. 2. using a cas -before- ras refresh cycle. cas -before- ras refresh is activated by the falling edge of ras , while holding cas low. in cas -before- ras refresh cycle, an internal 10-bit counter provides the row addresses and the external address inputs are ignored. cas -before- ras is a refresh-only mode and no data access or device selection is allowed. thus, the output remains in the high-z state during the cycle. power-on after application of the v cc supply, an initial pause of 200 s is required followed by a minimum of eight initialization cycles (any combination of cycles containing a ras signal). during power-on, it is recommended that ras track with v cc or be held at a valid v ih to avoid current surges.
4 integrated silicon solution, inc. ? 1-800-379-4774 rev. b 04/21/05 is41c85125a IS41LV85125A issi ? absolute maximum ratings (1) symbol par ameters rating unit v t voltage on any pin relative to gnd 5v ?1.0 to +7.0 v 3.3v ?0.5 t0 +4.6 v cc supply voltage 5v ?1.0 to +7.0 v 3.3v ?0.5 t0 +4.6 i out output current 50 ma p d power dissipation 1 w t a operation temperatu re com. 0 to +70 c t stg storage temperature ?55 to +125 c note: 1. stress greater than those listed under absolute maximum ratings may cause permanent damage to the device. this is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. exposure to absolute maximum rating conditions for extended periods may affect reliability. recommended operating conditions (voltages are referenced to gnd) symbol parameter voltage min. typ. max. unit v cc supply voltage 5v 4.5 5.0 5.5 v v cc supply voltage 3.3v 3.0 3.3 3.6 v v ih input high voltage 5v 2.4 ? v cc + 1.0 v v ih input high voltage 3.3v 2.0 ? v cc + 0.3 v v il input low voltage 5v ?1.0 ? 0.8 v v il input low voltage 3.3 ?0.3 ? 0.8 v t a ambient temperature com. 0 ? +70 c capacitance (1,2) symbol parameter max. unit c in 1 input capacitance: a0-a9 5 pf c in 2 input capacitance: ras , ucas , lcas , we , oe 7pf c io data input/output capacitance: i/o0-i/o7 7 pf notes: 1. tested initially and after any design or process changes that may affect these parameters. 2. test conditions: t a = 25c, f = 1 mhz.
integrated silicon solution, inc. ? 1-800-379-4774 5 rev. b 04/21/05 is41c85125a IS41LV85125A issi ? electrical characteristics (1) (recommended operation conditions unless otherwise noted.) symbol parameter test condition speed min. max. unit i il input leakage current any input 0v v in vcc ?10 10 a other inputs not under test = 0v i io output leakage current output is disabled (hi-z) ?10 10 a 0v v out vcc v oh output high voltage level i oh = ?2 ma 2.4 ? v v ol output low voltage level i ol = 2 ma ? 0.4 v i cc1 stand-by current: ttl ras , cas v ih 5v com. ? 2 ma i cc1 stand-by current: ttl ras , cas v ih 3.3v com. ? 2 ma i cc2 stand-by current: cmos ras , cas v cc ? 0.2v 5v ? 2 ma 3.3v ? 2 i cc3 operating current: ras , cas , -60 ? 170 ma random read/write (2,3,4) address cycling, t rc = t rc (min.) average power supply current i cc4 operating current: ras = v il , cas , -60 ? 170 ma fast page mode (2,3,4) cycling t pc = t pc (min.) average power supply current i cc5 refresh current: ras cycling, cas v ih -60 ? 170 ma ras -only (2,3) t rc = t rc (min.) average power supply current i cc6 refresh current: ras , cas cycling -60 ? 170 ma cbr (2,3,5) t rc = t rc (min.) average power supply current notes: 1. an initial pause of 200 s is required after power-up followed by eight ras refresh cycles ( ras -only or cbr) before proper device operation is assured.the eight ras cycles wake-up should be repeated any time the t ref refresh requirement is exceeded. 2. dependent on cycle rates. 3. specified values are obtained with minimum cycle time and the output open. 4. column-address is changed once each fast page cycle. 5. enables on-chip refresh and address counters.
6 integrated silicon solution, inc. ? 1-800-379-4774 rev. b 04/21/05 is41c85125a IS41LV85125A issi ? ac characteristics (1,2,3,4,5,6) (recommended operating conditions unless otherwise noted.) -60 symbol parameter min. max. units t rc random read or write cycle time 110 ? ns t rac access time from ras (6, 7) ?60 ns t cac access time from cas (6, 8, 15) ?15 ns t aa access time from column-address (6) ?30 ns t ras ras pulse width 60 10k ns t rp ras precharge time 40 ? ns t cas cas pulse width (26) 10 10k ns t cp cas precharge time (9, 25) 10 ? ns t csh cas hold time (21) 60 ? ns t rcd ras to cas delay time (10, 20) 20 45 ns t asr row-address setup time 0 ? ns t rah row-address hold time 10 ? ns t asc column-address setup time (20) 0? ns t cah column-address hold time (20) 10 ? ns t ar column-address hold time 40 ? ns (referenced to ras ) t rad ras to column-address delay time (11) 15 30 ns t ral column-address to ras lead time 30 ? ns t rpc ras to cas precharge time 5 ? ns t rsh ras hold time (27) 15 10k ns t clz cas to output in low-z (15, 29) 0? ns t crp cas to ras precharge time (21) 5? ns t od output disable time (19, 28, 29) 315 ns t oe output enable time (15, 16) ?15 ns t oehc oe high hold time from cas high 15 ? ns t oep oe high pulse width 10 ? ns t oes oe low to cas high setup time 5 ? ns t rcs read command setup time (17, 20) 0? ns t rrh read command hold time 0 ? ns (referenced to ras ) (12) t rch read command hold time 0 ? ns (referenced to cas ) (12, 17, 21) t wch write command hold time (17, 27) 10 ? ns t wcr write command hold time 50 ? ns (referenced to ras ) (17) (continued)
integrated silicon solution, inc. ? 1-800-379-4774 7 rev. b 04/21/05 is41c85125a IS41LV85125A issi ? ac characteristics (1,2,3,4,5,6) (recommended operating conditions unless otherwise noted.) -60 symbol parameter min. max. units t wp write command pulse width (17) 10 ? ns t wpz we pulse widths to disable outputs 10 ? ns t rwl write command to ras lead time (17) 15 ? ns t cwl write command to cas lead time (17, 21) 15 ? ns t wcs write command setup time (14, 17, 20) 0? ns t dhr data-in hold time (referenced to ras )40? ns t ach column-address setup time to cas 15 ? ns precharge during write cycle t oeh oe hold time from we during 15 ? ns read-modify-write cycle (18) t ds data-in setup time (15, 22) 0? ns t dh data-in hold time (15, 22) 15 ? ns t rwc read-modify-write cycle time 155 ? ns t rwd ras to we delay time during 85 ? ns read-modify-write cycle (14) t cwd cas to we delay time (14, 20) 40 ? ns t awd column-address to we delay time (14) 55 ? ns t pc fast page mode read or write 40 ? ns cycle time (24) t rasp ras pulse width 60 100k ns t cpa access time from cas precharge (15) ?35 ns t prwc read-write cycle time (24) 56 ? ns t off output buffer turn-off delay from 3 15 ns cas or ras (13,15,19, 29) t whz output disable delay from we 315 ns t clch last cas going low to first cas 10 ? ns returning high (23) t csr cas setup time (cbr refresh) (30, 20) 5? ns t chr cas hold time (cbr refresh) (30, 21) 10 ? ns t ord oe setup time prior to ras during 0 ? ns hidden refresh cycle t ref refresh period (1024 cycles) ? 16 ms t t transition time (rise or fall) (2, 3) 350 ns
8 integrated silicon solution, inc. ? 1-800-379-4774 rev. b 04/21/05 is41c85125a IS41LV85125A issi ? notes: 1. an initial pause of 200 s is required after power-up followed by eight ras refresh cycle ( ras -only or cbr) before proper device operation is assured. the eight ras cycles wake-up should be repeated any time the t ref refresh requirement is exceeded. 2. v ih (min) and v il (max) are reference levels for measuring timing of input signals. transition times, are measured between v ih and v il (or between v il and v ih ) and assume to be 1 ns for all inputs. 3. in addition to meeting the transition rate specification, all input signals must transit between v ih and v il (or between v il and v ih ) in a monotonic manner. 4. if cas and ras = v ih , data output is high-z. 5. if cas = v il , data output may contain data from the last valid read cycle. 6. measured with a load equivalent to one ttl gate and 50 pf. 7. assumes that t rcd < t rcd (max). if t rcd is greater than the maximum recommended value shown in this table, t rac will increase by the amount that t rcd exceeds the value shown. 8. assumes that t rcd t rcd (max). 9. if cas is low at the falling edge of ras , data out will be maintained from the previous cycle. to initiate a new cycle and clear the data output buffer, cas and ras must be pulsed for t cp . 10. operation with the t rcd (max) limit ensures that t rac (max) can be met. t rcd (max) is specified as a reference point only; if t rcd is greater than the specified t rcd (max) limit, access time is controlled exclusively by t cac . 11. operation within the t rad (max) limit ensures that t rcd (max) can be met. t rad (max) is specified as a reference point only; if t rad is greater than the specified t rad (max) limit, access time is controlled exclusively by t aa . 12. either t rch or t rrh must be satisfied for a read cycle. 13. t off (max) defines the time at which the output achieves the open circuit condition; it is not a reference to v oh or v ol . 14. t wcs , t rwd , t awd and t cwd are restrictive operating parameters in late write and read-modify-write cycle only. if t wcs t wcs (min), the cycle is an early write cycle and the data output will remain open circuit throughout the entire cycle. if t rwd t rwd (min), t awd t awd (min) and t cwd t cwd (min), the cycle is a read-write cycle and the data output will contain data read from the selected cell. if neither of the above conditions is met, the state of i/o (at access time and until cas and ras or oe go back to v ih ) is indeterminate. oe held high and we taken low after cas goes low result in a late write ( oe -controlled) cycle. 15. output parameter (i/o) is referenced to corresponding cas input, i/o0-i/o7 by lcas and i/o8-i/o15 by ucas . 16. during a read cycle, if oe is low then taken high before cas goes high, i/o goes open. if oe is tied permanently low, a late write or read-modify-write is not possible. 17. write command is defined as we going low. 18. late write and read-modify-write cycles must have both t od and t oeh met ( oe high during write cycle) in order to ensure that the output buffers will be open during the write cycle. the i/os will provide the previously written data if cas remains low and oe is taken back to low after t oeh is met. 19. the i/os are in open during read cycles once t od or t off occur. 20. the first cas edge to transition low. 21. the last cas edge to transition high. 22. these parameters are referenced to cas leading edge in early write cycles and we leading edge in late write or read- modify-write cycles. 23. last falling cas edge to first rising cas edge. 24. last rising cas edge to next cycle?s last rising cas edge. 25. last rising cas edge to first falling cas edge. 26. each cas must meet minimum pulse width. 27. last cas to go low. 28. i/os controlled, regardless ucas and lcas . 29. the 3 ns minimum is a parameter guaranteed by design. 30. enables on-chip refresh and address counters.
integrated silicon solution, inc. ? 1-800-379-4774 9 rev. b 04/21/05 is41c85125a IS41LV85125A issi ? ac waveforms fast-page-mode read cycle note: 1. t off is referenced from rising edge of cas . t ras t rc t rp t ar t cah t asc t rad t ral oe i/o we address cas ras row column row open open valid data t csh t cas t rsh t crp t clch t rcd t rah t asr t rrh t rch t rcs t aa t cac t off (1) t rac t clc t oes t oe t od don't care
10 integrated silicon solution, inc. ? 1-800-379-4774 rev. b 04/21/05 is41c85125a IS41LV85125A issi ? fast page mode read-modify-write cycle out t ar t rwd t awd i/o we oe address cas ras row column column column t ar t csh t cas t cas t cas t rasp t rsh t prwc t rcd t cwd t cwd t cwd t crp t asr t rad t rcs t asc t asc t asc t ral t cah t cp t cp t rp t cah t awd t awd t cac t aa t dh t clz t rac t dh t dh t oea t clz t cac t oea t cac t oea out out in in in t oez t oez t oed t oed t ds t oez t oed t ds t clz t aa t aa t wp t rah t wp t wp t cwl t cwl t cwl t rwl t cpwd t cpwd t cah t crp t ds don't care
integrated silicon solution, inc. ? 1-800-379-4774 11 rev. b 04/21/05 is41c85125a IS41LV85125A issi ? fast-page-mode early write cycle ( oe = don't care) t ras t rc t rp t ar t cah t asc t rad t ral t ach i/o we address cas ras row column row t csh t cas t rsh t crp t clch t rcd t rah t asr t cwl t wcr t wch t rwl t wp t wcs t dh t ds t dhr valid data don't care
12 integrated silicon solution, inc. ? 1-800-379-4774 rev. b 04/21/05 is41c85125a IS41LV85125A issi ? fast-page-mode read write cycle (late write and read-modify-write cycles) t ras t rwc t rp t ar t cah t asc t rad t ral t ach we oe address cas ras row column row t csh t cas t rsh t crp t clch t rcd t rah t asr t rwd t cwl t cwd t rwl t awd t wp t rcs t cac t clz t ds t dh t oeh t od t oe t rac t aa i/o open open valid d out valid d in don't care
integrated silicon solution, inc. ? 1-800-379-4774 13 rev. b 04/21/05 is41c85125a IS41LV85125A issi ? fast page mode early write cycle t ar i/o we oe address cas ras row column column column t ar t cwl t wcr t dhr t csh t cas t cas t cas t rasp t rsh t rhcp t pc t rcd t crp t asr t wcs t ds t rad t asc t asc t asc t ral t cah t wch t dh t ds t ds t dh t dh t cp t cp t rp t cah t rah t cah t crp t cwl t wcs t wcs t wch t wp t wp t cwl t wch t wp valid d in valid d in valid d in don't care
14 integrated silicon solution, inc. ? 1-800-379-4774 rev. b 04/21/05 is41c85125a IS41LV85125A issi ? read cycle (with we -controlled disable) ras ras ras ras ras -only refresh cycle ( oe , we = don't care) t ar t cah t asc t asc t rad oe i/o we address cas ras row column open open valid data t csh t cas t crp t rcd t cp t rah t asr t rch t rcs t rcs t aa t cac t whz t rac t clz t clz t oe t od column t ras t rc t rp i/o address cas ras row row open t crp t rah t asr t rpc don't care don't care
integrated silicon solution, inc. ? 1-800-379-4774 15 rev. b 04/21/05 is41c85125a IS41LV85125A issi ? hidden refresh cycle (1) ( we = high; oe = low) cbr cbr cbr cbr cbr refresh cycle (addresses; we , oe = don't care) notes: 1. a hidden refresh may also be performed after a write cycle. in this case, we = low and oe = high. 2. t off is referenced from rising edge of ras or cas , whichever occurs last. t ras t ras t rp t rp i/o c as r as open t cp t rpc t csr t chr t rpc t csr t chr t ras t ras t rp cas ras t crp t rcd t rsh t chr t ar t asc t rad address row column t rah t asr t ral t cah i/o open open valid data t aa t cac t rac t clz t off (2) oe t oe t ord t od don't care
16 integrated silicon solution, inc. ? 1-800-379-4774 rev. b 04/21/05 is41c85125a IS41LV85125A issi ? ordering information is41c85125a commercial range: 0 o c to +70 o c speed (ns) order part no. package 60 is41c85125a-60k 28-pin, 400-mil soj IS41LV85125A commercial range: 0 o c to +70 o c speed (ns) order part no. package 60 IS41LV85125A-60k 28-pin, 400-mil soj 60 IS41LV85125A-60kl 28-pin, 400-mil soj, lead-free
packaging information issi ? integrated silicon solution, inc. ? www.issi.com ? 1-800-379-4774 rev. f 10/29/03 copyright ? 2003 integrated silicon solution, inc. all rights reserved. issi reserves the right to make changes to this speci fication and its products at any time without notice. issi assumes no liability arising out of the application or use of any information, products or services desc ribed herein. customers are advised to obtain the latest version of this device specification before relying on any published information and before placing orders fo r products. 400-mil plastic soj package code: k notes: 1. controlling dimension: millimeters. 2. bsc = basic lead spacing between centers. 3. dimensions d and e1 do not include mold flash protrusions and should be measured from the bottom of the package. 4. reference document: jedec ms-027. seating plane 1 n e1 d e2 e b e a1 a c a2 b n/2+1 n/2 millimeters inches millimeters inches millimeters inches symbol min max min max min max min max min max min max no. leads (n) 28 32 36 a 3.25 3.75 0.128 0.148 3.25 3.75 0.128 0.148 3.25 3.75 0.128 0.148 a1 0.64 ? 0.025 ? 0.64 ? 0.025 ? 0.64 ? 0.025 ? a2 2.08 ? 0.082 ? 2.08 ? 0.082 ? 2.08 ? 0.082 ? b 0.38 0.51 0.015 0.020 0.38 0.51 0.015 0.020 0.38 0.51 0.015 0.020 b 0.66 0.81 0.026 0.032 0.66 0.81 0.026 0.032 0.66 0.81 0.026 0.032 c 0.18 0.33 0.007 0.013 0.18 0.33 0.007 0.013 0.18 0.33 0.007 0.013 d 18.29 18.54 0.720 0.730 20.82 21.08 0.820 0.830 23.37 23.62 0.920 0.930 e 11.05 11.30 0.435 0.445 1 1.05 11.30 0.435 0.445 11.05 11.30 0.435 0.445 e1 10.03 10.29 0.395 0.405 10.03 10.29 0.395 0.405 10.03 10.29 0.395 0.405 e2 9.40 bsc 0.370 bsc 9.40 bsc 0.370 bsc 9.40 bsc 0.370 bsc e 1.27 bsc 0.050 bsc 1.27 bsc 0.050 bsc 1.27 bsc 0.050 bsc
packaging information issi ? copyright ? 2003 integrated silicon solution, inc. all rights reserved. issi reserves the right to make changes to this speci fication and its products at any time without notice. issi assumes no liability arising out of the application or use of any information, products or services desc ribed herein. customers are advised to obtain the latest version of this device specification before relying on any published information and before placing orders fo r products. 2 integrated silicon solution, inc. ? www.issi.com ? 1-800-379-4774 rev. f 10/29/03 millimeters inches millimeters inches millimeters inches symbol min max min max min max min max min max min max no. leads (n) 40 42 44 a 3.25 3.75 0.128 0.148 3.25 3.75 0.128 0.148 3.25 3.75 0.128 0.148 a1 0.64 ? 0.025 ? 0.64 ? 0.025 ? 0.64 ? 0.025 ? a2 2.08 ? 0.082 ? 2.08 ? 0.082 ? 2.08 ? 0.082 ? b 0.38 0.51 0.015 0.020 0.38 0.51 0.015 0.020 0.38 0.51 0.015 0.020 b 0.66 0.81 0.026 0.032 0.66 0.81 0.026 0.032 0.66 0.81 0.026 0.032 c 0.18 0.33 0.007 0.013 0.18 0.33 0.007 0.013 0.18 0.33 0.007 0.013 d 25.91 26.16 1.020 1.030 27.18 27.43 1.070 1.080 28.45 28.70 1.120 1.130 e 11.05 11.30 0.435 0.445 11.05 11.30 0.435 0.445 11.05 11.30 0.435 0.445 e1 10.03 10.29 0.395 0.405 10.03 10.29 0.395 0.405 10.03 10.29 0.395 0.405 e2 9.40 bsc 0.370 bsc 9.40 bsc 0.370 bsc 9.40 bsc 0.370 bsc e 1.27 bsc 0.050 bsc 1.27 bsc 0.050 bsc 1.27 bsc 0.050 bsc


▲Up To Search▲   

 
Price & Availability of IS41LV85125A

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X